/******************************************************************* * * CAUTION: This file is automatically generated by libgen. * Version: Xilinx EDK 9.2.02 EDK_Jm_SP2.3 * DO NOT EDIT. * * Copyright (c) 2005 Xilinx, Inc. All rights reserved. * * Description: Driver parameters * *******************************************************************/ #define STDIN_BASEADDRESS 0x84000000 #define STDOUT_BASEADDRESS 0x84000000 /******************************************************************/ /* Definitions for peripheral DLMB_CNTLR */ #define XPAR_DLMB_CNTLR_BASEADDR 0x00000000 #define XPAR_DLMB_CNTLR_HIGHADDR 0x0000FFFF /* Definitions for peripheral ILMB_CNTLR */ #define XPAR_ILMB_CNTLR_BASEADDR 0x00000000 #define XPAR_ILMB_CNTLR_HIGHADDR 0x0000FFFF /******************************************************************/ /* Definitions for driver UARTLITE */ #define XPAR_XUARTLITE_NUM_INSTANCES 1 /* Definitions for peripheral RS232_UART */ #define XPAR_RS232_UART_BASEADDR 0x84000000 #define XPAR_RS232_UART_HIGHADDR 0x8400FFFF #define XPAR_RS232_UART_DEVICE_ID 0 #define XPAR_RS232_UART_BAUDRATE 115200 #define XPAR_RS232_UART_USE_PARITY 0 #define XPAR_RS232_UART_ODD_PARITY 0 #define XPAR_RS232_UART_DATA_BITS 8 /******************************************************************/ /* Canonical definitions for peripheral RS232_UART */ #define XPAR_UARTLITE_0_DEVICE_ID XPAR_RS232_UART_DEVICE_ID #define XPAR_UARTLITE_0_BASEADDR 0x84000000 #define XPAR_UARTLITE_0_HIGHADDR 0x8400FFFF #define XPAR_UARTLITE_0_BAUDRATE 115200 #define XPAR_UARTLITE_0_USE_PARITY 0 #define XPAR_UARTLITE_0_ODD_PARITY 0 #define XPAR_UARTLITE_0_DATA_BITS 8 /******************************************************************/ #define XPAR_FSL_RGB2GRAY_SM_0_OUTPUT_SLOT_ID 0 #define XPAR_FSL_RGB2GRAY_SM_0_INPUT_SLOT_ID 0 /******************************************************************/ #define XPAR_CPU_CORE_CLOCK_FREQ_HZ 100000000 /******************************************************************/ /* Definitions for peripheral MICROBLAZE_0 */ #define XPAR_MICROBLAZE_0_SCO 0 #define XPAR_MICROBLAZE_0_DATA_SIZE 32 #define XPAR_MICROBLAZE_0_DYNAMIC_BUS_SIZING 1 #define XPAR_MICROBLAZE_0_AREA_OPTIMIZED 0 #define XPAR_MICROBLAZE_0_INTERCONNECT 1 #define XPAR_MICROBLAZE_0_DPLB_DWIDTH 32 #define XPAR_MICROBLAZE_0_DPLB_NATIVE_DWIDTH 32 #define XPAR_MICROBLAZE_0_DPLB_BURST_EN 0 #define XPAR_MICROBLAZE_0_DPLB_P2P 0 #define XPAR_MICROBLAZE_0_IPLB_DWIDTH 32 #define XPAR_MICROBLAZE_0_IPLB_NATIVE_DWIDTH 32 #define XPAR_MICROBLAZE_0_IPLB_BURST_EN 0 #define XPAR_MICROBLAZE_0_IPLB_P2P 0 #define XPAR_MICROBLAZE_0_D_PLB 1 #define XPAR_MICROBLAZE_0_D_OPB 0 #define XPAR_MICROBLAZE_0_D_LMB 1 #define XPAR_MICROBLAZE_0_I_PLB 1 #define XPAR_MICROBLAZE_0_I_OPB 0 #define XPAR_MICROBLAZE_0_I_LMB 1 #define XPAR_MICROBLAZE_0_USE_MSR_INSTR 1 #define XPAR_MICROBLAZE_0_USE_PCMP_INSTR 1 #define XPAR_MICROBLAZE_0_USE_BARREL 0 #define XPAR_MICROBLAZE_0_USE_DIV 0 #define XPAR_MICROBLAZE_0_USE_HW_MUL 1 #define XPAR_MICROBLAZE_0_USE_FPU 0 #define XPAR_MICROBLAZE_0_UNALIGNED_EXCEPTIONS 0 #define XPAR_MICROBLAZE_0_ILL_OPCODE_EXCEPTION 0 #define XPAR_MICROBLAZE_0_IOPB_BUS_EXCEPTION 0 #define XPAR_MICROBLAZE_0_DOPB_BUS_EXCEPTION 0 #define XPAR_MICROBLAZE_0_IPLB_BUS_EXCEPTION 0 #define XPAR_MICROBLAZE_0_DPLB_BUS_EXCEPTION 0 #define XPAR_MICROBLAZE_0_DIV_ZERO_EXCEPTION 0 #define XPAR_MICROBLAZE_0_FPU_EXCEPTION 0 #define XPAR_MICROBLAZE_0_FSL_EXCEPTION 0 #define XPAR_MICROBLAZE_0_PVR 0 #define XPAR_MICROBLAZE_0_PVR_USER1 0x00 #define XPAR_MICROBLAZE_0_PVR_USER2 0x00000000 #define XPAR_MICROBLAZE_0_DEBUG_ENABLED 0 #define XPAR_MICROBLAZE_0_NUMBER_OF_PC_BRK 1 #define XPAR_MICROBLAZE_0_NUMBER_OF_RD_ADDR_BRK 0 #define XPAR_MICROBLAZE_0_NUMBER_OF_WR_ADDR_BRK 0 #define XPAR_MICROBLAZE_0_INTERRUPT_IS_EDGE 0 #define XPAR_MICROBLAZE_0_EDGE_IS_POSITIVE 1 #define XPAR_MICROBLAZE_0_RESET_MSR 0x00000000 #define XPAR_MICROBLAZE_0_OPCODE_0X0_ILLEGAL 0 #define XPAR_MICROBLAZE_0_FSL_LINKS 1 #define XPAR_MICROBLAZE_0_FSL_DATA_SIZE 32 #define XPAR_MICROBLAZE_0_USE_EXTENDED_FSL_INSTR 0 #define XPAR_MICROBLAZE_0_ICACHE_BASEADDR 0x00000000 #define XPAR_MICROBLAZE_0_ICACHE_HIGHADDR 0x3FFFFFFF #define XPAR_MICROBLAZE_0_USE_ICACHE 0 #define XPAR_MICROBLAZE_0_ALLOW_ICACHE_WR 1 #define XPAR_MICROBLAZE_0_ADDR_TAG_BITS 0 #define XPAR_MICROBLAZE_0_CACHE_BYTE_SIZE 8192 #define XPAR_MICROBLAZE_0_ICACHE_USE_FSL 1 #define XPAR_MICROBLAZE_0_ICACHE_LINE_LEN 4 #define XPAR_MICROBLAZE_0_DCACHE_BASEADDR 0x00000000 #define XPAR_MICROBLAZE_0_DCACHE_HIGHADDR 0x3FFFFFFF #define XPAR_MICROBLAZE_0_USE_DCACHE 0 #define XPAR_MICROBLAZE_0_ALLOW_DCACHE_WR 1 #define XPAR_MICROBLAZE_0_DCACHE_ADDR_TAG 0 #define XPAR_MICROBLAZE_0_DCACHE_BYTE_SIZE 8192 #define XPAR_MICROBLAZE_0_DCACHE_USE_FSL 1 #define XPAR_MICROBLAZE_0_DCACHE_LINE_LEN 4 #define XPAR_MICROBLAZE_0_USE_MMU 0 #define XPAR_MICROBLAZE_0_MMU_DTLB_SIZE 4 #define XPAR_MICROBLAZE_0_MMU_ITLB_SIZE 2 #define XPAR_MICROBLAZE_0_MMU_TLB_ACCESS 3 #define XPAR_MICROBLAZE_0_MMU_ZONES 16 /******************************************************************/ #define XPAR_CPU_ID 0 #define XPAR_MICROBLAZE_ID 0 #define XPAR_MICROBLAZE_CORE_CLOCK_FREQ_HZ 100000000 #define XPAR_MICROBLAZE_SCO 0 #define XPAR_MICROBLAZE_DATA_SIZE 32 #define XPAR_MICROBLAZE_DYNAMIC_BUS_SIZING 1 #define XPAR_MICROBLAZE_AREA_OPTIMIZED 0 #define XPAR_MICROBLAZE_INTERCONNECT 1 #define XPAR_MICROBLAZE_DPLB_DWIDTH 32 #define XPAR_MICROBLAZE_DPLB_NATIVE_DWIDTH 32 #define XPAR_MICROBLAZE_DPLB_BURST_EN 0 #define XPAR_MICROBLAZE_DPLB_P2P 0 #define XPAR_MICROBLAZE_IPLB_DWIDTH 32 #define XPAR_MICROBLAZE_IPLB_NATIVE_DWIDTH 32 #define XPAR_MICROBLAZE_IPLB_BURST_EN 0 #define XPAR_MICROBLAZE_IPLB_P2P 0 #define XPAR_MICROBLAZE_D_PLB 1 #define XPAR_MICROBLAZE_D_OPB 0 #define XPAR_MICROBLAZE_D_LMB 1 #define XPAR_MICROBLAZE_I_PLB 1 #define XPAR_MICROBLAZE_I_OPB 0 #define XPAR_MICROBLAZE_I_LMB 1 #define XPAR_MICROBLAZE_USE_MSR_INSTR 1 #define XPAR_MICROBLAZE_USE_PCMP_INSTR 1 #define XPAR_MICROBLAZE_USE_BARREL 0 #define XPAR_MICROBLAZE_USE_DIV 0 #define XPAR_MICROBLAZE_USE_HW_MUL 1 #define XPAR_MICROBLAZE_USE_FPU 0 #define XPAR_MICROBLAZE_UNALIGNED_EXCEPTIONS 0 #define XPAR_MICROBLAZE_ILL_OPCODE_EXCEPTION 0 #define XPAR_MICROBLAZE_IOPB_BUS_EXCEPTION 0 #define XPAR_MICROBLAZE_DOPB_BUS_EXCEPTION 0 #define XPAR_MICROBLAZE_IPLB_BUS_EXCEPTION 0 #define XPAR_MICROBLAZE_DPLB_BUS_EXCEPTION 0 #define XPAR_MICROBLAZE_DIV_ZERO_EXCEPTION 0 #define XPAR_MICROBLAZE_FPU_EXCEPTION 0 #define XPAR_MICROBLAZE_FSL_EXCEPTION 0 #define XPAR_MICROBLAZE_PVR 0 #define XPAR_MICROBLAZE_PVR_USER1 0x00 #define XPAR_MICROBLAZE_PVR_USER2 0x00000000 #define XPAR_MICROBLAZE_DEBUG_ENABLED 0 #define XPAR_MICROBLAZE_NUMBER_OF_PC_BRK 1 #define XPAR_MICROBLAZE_NUMBER_OF_RD_ADDR_BRK 0 #define XPAR_MICROBLAZE_NUMBER_OF_WR_ADDR_BRK 0 #define XPAR_MICROBLAZE_INTERRUPT_IS_EDGE 0 #define XPAR_MICROBLAZE_EDGE_IS_POSITIVE 1 #define XPAR_MICROBLAZE_RESET_MSR 0x00000000 #define XPAR_MICROBLAZE_OPCODE_0X0_ILLEGAL 0 #define XPAR_MICROBLAZE_FSL_LINKS 1 #define XPAR_MICROBLAZE_FSL_DATA_SIZE 32 #define XPAR_MICROBLAZE_USE_EXTENDED_FSL_INSTR 0 #define XPAR_MICROBLAZE_ICACHE_BASEADDR 0x00000000 #define XPAR_MICROBLAZE_ICACHE_HIGHADDR 0x3FFFFFFF #define XPAR_MICROBLAZE_USE_ICACHE 0 #define XPAR_MICROBLAZE_ALLOW_ICACHE_WR 1 #define XPAR_MICROBLAZE_ADDR_TAG_BITS 0 #define XPAR_MICROBLAZE_CACHE_BYTE_SIZE 8192 #define XPAR_MICROBLAZE_ICACHE_USE_FSL 1 #define XPAR_MICROBLAZE_ICACHE_LINE_LEN 4 #define XPAR_MICROBLAZE_DCACHE_BASEADDR 0x00000000 #define XPAR_MICROBLAZE_DCACHE_HIGHADDR 0x3FFFFFFF #define XPAR_MICROBLAZE_USE_DCACHE 0 #define XPAR_MICROBLAZE_ALLOW_DCACHE_WR 1 #define XPAR_MICROBLAZE_DCACHE_ADDR_TAG 0 #define XPAR_MICROBLAZE_DCACHE_BYTE_SIZE 8192 #define XPAR_MICROBLAZE_DCACHE_USE_FSL 1 #define XPAR_MICROBLAZE_DCACHE_LINE_LEN 4 #define XPAR_MICROBLAZE_USE_MMU 0 #define XPAR_MICROBLAZE_MMU_DTLB_SIZE 4 #define XPAR_MICROBLAZE_MMU_ITLB_SIZE 2 #define XPAR_MICROBLAZE_MMU_TLB_ACCESS 3 #define XPAR_MICROBLAZE_MMU_ZONES 16 #define XPAR_MICROBLAZE_HW_VER "7.00.b" /******************************************************************/